

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lange of the applicatio customer's to unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the



# Dual N-Channel PowerTrench<sup>®</sup> MOSFET Q1: 30 V, 22 A, 10.0 m $\Omega$ Q2: 30 V, 30 A, 6.3 m $\Omega$

# Features

### Q1: N-Channel

- Max  $r_{DS(on)}$  = 10.0 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 12 A
- Max  $r_{DS(on)}$  = 13.6 m $\Omega$  at  $V_{GS}$  = 4.5 V,  $I_D$  = 10 A

### Q2: N-Channel

- Max  $r_{DS(on)}$  = 6.3 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 15 A
- Max  $r_{DS(on)}$  = 7.2 m $\Omega$  at V<sub>GS</sub> = 4.5 V, I<sub>D</sub> = 13 A
- RoHS Compliant

# **General Description**

This device includes two specialized N-Channel MOSFETs in a dual MLP package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous SyncFET<sup>TM</sup> (Q2) have been designed to provide optimal power efficiency.

# Applications

- Computing
- Communications
- General Purpose Point of Load
- Notebook VCORE





### MOSFET Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                        |                        | Q1                | Q2                | Units |  |
|-----------------------------------|--------------------------------------------------|------------------------|-------------------|-------------------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                          |                        | 30                | 30                | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                           | (Note 3)               | ±20               | ±20               | V     |  |
|                                   | Drain Current -Continuous (Package limited)      | T <sub>C</sub> = 25 °C | 22                | 30                |       |  |
| I <sub>D</sub>                    | -Continuous                                      | T <sub>A</sub> = 25 °C | 12 <sup>1a</sup>  | 15 <sup>1b</sup>  | Α     |  |
|                                   | -Pulsed                                          |                        | 50                | 60                |       |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                    | (Note 4)               | 29                | 33                | mJ    |  |
| D                                 | Power Dissipation for Single Operation           | T <sub>A</sub> = 25°C  | 2.2 <sup>1a</sup> | 2.5 <sup>1b</sup> | 14/   |  |
| P <sub>D</sub>                    | Power Dissipation for Single Operation           | T <sub>A</sub> = 25°C  | 1.0 <sup>1c</sup> | 1.0 <sup>1d</sup> | W     |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                        | -55 to            | +150              | °C    |  |

### **Thermal Characteristics**

| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient |                   | 50 <sup>1b</sup>  |      |
|---------------------|-----------------------------------------|-------------------|-------------------|------|
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient | 125 <sup>1c</sup> | 120 <sup>1d</sup> | °C/W |
| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case    | 4.0               | 3.2               |      |

### Package Marking and Ordering Information

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| FDMS7608S      | FDMS7608S | Power 56 | 13 "      | 12 mm      | 3000 units |

May 2014

4 D1

3

2

1

D1

D1

G1

| FDMS7608S D              |
|--------------------------|
| Dual N-Channel F         |
| PowerTrench <sup>®</sup> |
| MOSFET                   |

| Symbol                                | Parameter                                                   | Test Conditions                                                                                                                                    | Туре     | Min        | Тур                 | Max                  | Units    |
|---------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|---------------------|----------------------|----------|
| Off Chara                             | acteristics                                                 |                                                                                                                                                    |          |            |                     |                      |          |
| BV <sub>DSS</sub>                     | Drain to Source Breakdown Voltage                           | $I_D = 250 \ \mu A, V_{GS} = 0 \ V$<br>$I_D = 1 \ mA, V_{GS} = 0 \ V$                                                                              | Q1<br>Q2 | 30<br>30   |                     |                      | V        |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$  | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250 \mu A$ , referenced to 25°C<br>$I_D = 10 mA$ , referenced to 25°C                                                                       | Q1<br>Q2 |            | 13<br>19            |                      | mV/°C    |
| I <sub>DSS</sub>                      | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                                                                                                      | Q1<br>Q2 |            |                     | 1<br>500             | μΑ       |
| I <sub>GSS</sub>                      | Gate to Source Leakage Current                              | $V_{GS} = 20$ V, $V_{DS} = 0$ V                                                                                                                    | Q1<br>Q2 |            |                     | 100<br>100           | nA<br>nA |
| On Chara                              | acteristics                                                 |                                                                                                                                                    |          |            |                     |                      |          |
| V <sub>GS(th)</sub>                   | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}$ , $I_D = 250 \ \mu A$<br>$V_{GS} = V_{DS}$ , $I_D = 1 \ mA$                                                                      | Q1<br>Q2 | 1.2<br>1.2 | 1.9<br>1.7          | 3.0<br>3.0           | V        |
| $rac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu$ A, referenced to 25°C<br>$I_D = 10 \ m$ A, referenced to 25°C                                                                    | Q1<br>Q2 |            | -6<br>-4            |                      | mV/°C    |
| r                                     | Static Drain to Source On Resistance                        |                                                                                                                                                    | Q1       |            | 7.4<br>10.0<br>10.3 | 10.0<br>13.6<br>13.9 | - mΩ     |
| r <sub>DS(on)</sub>                   |                                                             |                                                                                                                                                    | Q2       |            | 4.8<br>6.0<br>6.6   | 6.3<br>7.2<br>8.6    |          |
| 9 <sub>FS</sub>                       | Forward Transconductance                                    | $V_{DD} = 5 V, I_D = 12 A$<br>$V_{DD} = 5 V, I_D = 15 A$                                                                                           | Q1<br>Q2 |            | 54<br>76            |                      | S        |
| Dynamic                               | Characteristics                                             |                                                                                                                                                    |          |            |                     |                      |          |
| C <sub>iss</sub>                      | Input Capacitance                                           | Q1:<br>$V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHZ}$<br>Q2:<br>$V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHZ}$ | Q1<br>Q2 |            | 1135<br>1380        | 1510<br>1835         | pF       |
| C <sub>oss</sub>                      | Output Capacitance                                          |                                                                                                                                                    | Q1<br>Q2 |            | 390<br>478          | 520<br>635           | pF       |
| C <sub>rss</sub>                      | Reverse Transfer Capacitance                                |                                                                                                                                                    | Q1<br>Q2 |            | 42<br>60            | 65<br>90             | pF       |
| R <sub>g</sub>                        | Gate Resistance                                             |                                                                                                                                                    | Q1<br>Q2 | 0.2<br>0.2 | 1.6<br>0.5          | 3.2<br>2.0           | Ω        |
| Switching                             | g Characteristics                                           |                                                                                                                                                    |          |            |                     |                      |          |
| t <sub>d(on)</sub>                    | Turn-On Delay Time                                          | Q1                                                                                                                                                 | Q1<br>Q2 |            | 7<br>7              | 14<br>14             | ns       |
| t <sub>r</sub>                        | Rise Time                                                   | $V_{DD}$ = 15 V, $I_D$ = 12 A, $R_{GEN}$ = 6 $\Omega$                                                                                              | Q1<br>Q2 |            | 3<br>3              | 10<br>10             | ns       |
| t <sub>d(off)</sub>                   | Turn-Off Delay Time                                         | Q2<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 15 A, R <sub>GEN</sub> = 6 Ω                                                                        | Q1<br>Q2 |            | 19<br>20            | 35<br>36             | ns       |
| t <sub>f</sub>                        | Fall Time                                                   |                                                                                                                                                    | Q1<br>Q2 |            | 3<br>2              | 10<br>10             | ns       |
| Q <sub>g(TOT)</sub>                   | Total Gate Charge                                           | $V_{GS} = 0V$ to 10 V Q1<br>V <sub>DD</sub> = 15 V,                                                                                                | Q1<br>Q2 |            | 18<br>21            | 24<br>30             | nC       |
| Q <sub>g(TOT)</sub>                   | Total Gate Charge                                           | $V_{GS} = 0V \text{ to } 5 \text{ V}$ $I_D = 12 \text{ A}$                                                                                         | Q1<br>Q2 |            | 9<br>12             | 14<br>16             | nC       |
| Q <sub>gs</sub>                       | Gate to Source Charge                                       | Q2                                                                                                                                                 | Q1<br>Q2 |            | 3.6<br>3.5          |                      | nC       |
| Q <sub>gd</sub>                       | Gate to Drain "Miller" Charge                               | V <sub>DD</sub> = 15 V,<br>I <sub>D</sub> = 15 A                                                                                                   | Q1<br>Q2 |            | 2.5<br>3.0          |                      | nC       |

2

| Symbol                    | Parameter                          | Test Conditions                                                   |          | Туре | Min | Тур  | Max | Units |
|---------------------------|------------------------------------|-------------------------------------------------------------------|----------|------|-----|------|-----|-------|
| Drain-Sou                 | urce Diode Characteristics         |                                                                   |          |      |     |      |     |       |
| V <sub>SD</sub>           | Source-Drain Diode Forward Voltage | $V_{GS} = 0 V, I_{S} = 2 A$                                       | (Note 2) | Q1   |     | 0.75 | 1.1 | V     |
|                           |                                    | $V_{GS} = 0 V, I_{S} = 12 A$                                      | (Note 2) | Q1   |     | 0.84 | 1.2 |       |
|                           |                                    | $V_{GS} = 0 V, I_{S} = 2 A$                                       | (Note 2) | Q2   |     | 0.63 | 0.8 |       |
|                           |                                    | $V_{GS} = 0 V, I_{S} = 15 A$                                      | (Note 2) | Q2   |     | 0.80 | 1.2 |       |
| t <sub>rr</sub> Reverse R |                                    | Q1                                                                |          | Q1   |     | 25   | 40  |       |
|                           | Reverse Recovery Time              | $I_{\rm F} = 12$ A, di/dt = 100 A/µs                              |          | Q2   |     | 21   | 34  | ns    |
| Q <sub>rr</sub>           | Reverse Recovery Charge            | Q2                                                                |          | Q1   |     | 9    | 18  | _     |
|                           |                                    | $I_{F} = 15 \text{ A}, \text{ di/dt} = 300 \text{ A/}\mu\text{s}$ |          | Q2   |     | 19   | 33  | nC    |

Notes:

TR<sub>0LA</sub> is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{BJC}$  is guaranteed by design while  $R_{BCA}$  is determined by the user's board design.







c. 125 °C/W when mounted on a minimum pad of 2 oz copper

a. 57 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



 d. 120 °C/W when mounted on a minimum pad of 2 oz copper

b. 50 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper

2. Pulse Test: Pulse Width < 300  $\mu s,$  Duty cycle < 2.0%.

3. As an N-ch device, the negative Vgs rating is for low duty cycle pulse occurrence only. No continuous rating is implied.

4. Q1:  $E_{AS}$  of 29 mJ is based on starting  $T_J$  = 25 °C; N-ch: L = 0.3 mH,  $I_{AS}$  = 14 A,  $V_{DD}$  = 27 V,  $V_{GS}$  = 10 V. 100% tested at L = 3 mH,  $I_{AS}$  = 3.75 A. Q2:  $E_{AS}$  of 33 mJ is based on starting  $T_J$  = 25 °C; N-ch: L = 0.3 mH,  $I_{AS}$  = 15 A,  $V_{DD}$  = 27 V,  $V_{GS}$  = 10 V. 100% tested at L = 3 mH,  $I_{AS}$  = 3.9 A.



# Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted













### ©2011 Fairchild Semiconductor Corporation FDMS7608S Rev.C1





# FDMS7608S Dual N-Channel PowerTrench<sup>®</sup> MOSFET

# Typical Characteristics (continued)

## SyncFET<sup>™</sup> Schottky body diode Characteristics

Fairchild's SyncFET<sup>TM</sup> process embeds a Schottky diode in parallel with PowerTrench<sup>®</sup> MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 27 shows the reverse recovery characteristic of the FDMS7608S.

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 27. FDMS7608S SyncFET<sup>™</sup> Body Diode Reverse Recovery Characteristic



Figure 28. SyncFET<sup>™</sup> Body Diode Reverse Leakage vs. Drain-Source Voltage



- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN.
- E. DRAWING FILENAME: MKT-MLP08Prev2.



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

### PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC